Intel C8085

40-pin ceramic DIP
Purple ceramic/black top/tin pins
8085 Microprocessor

- The salient features of 8085 µp are:
- It is a 8 bit microprocessor.
- It is manufactured with N-MOS technology.
- It has 16 bit address bus and hence can address upto $2^{16} = 65536$ bytes (64KB) memory locations through $A_{0}-A_{15}$.
- The first 8 lines of address bus and 8 lines of data bus are multiplexed $AD_{0} – AD_{7}$. 
8085 Microprocessor (cont.)

- Data bus is a group of 8 lines $D_0 - D_7$.
- It supports external interrupt request.
- A 16 bit program counter (PC)
- A 16 bit stack pointer (SP)
- Six 8-bit general purpose register arranged in pairs: BC, DE, HL.
- It requires a signal +5V power supply and operates at 6.144 MHZ single phase clock.
- It is enclosed with 40 pins DIP (Dual in line package).
8085 Microprocessor (cont.)

**Memory:**

- Program, data and stack memories occupy the same memory space. The total addressable memory size is 64 KB.
- **Program memory** - program can be located anywhere in memory. Jump, branch and call instructions use 16-bit addresses, i.e. they can be used to jump/branch anywhere within 64 KB. All jump/branch instructions use absolute addressing.
8085 Microprocessor (cont..)

- **Data memory** - the processor always uses 16-bit addresses so that data can be placed anywhere.
- **Stack memory** is limited only by the size of memory. Stack grows downward.
- First 64 bytes in a zero memory page should be reserved for vectors used by RST instructions.
Pin Diagram of 8085

Serial i/p, o/p signals

Serial i/p, o/p signals

8085 A
Signal Groups of 8085

XTAL

+ 5 V

GND

X₁ X₂

Vcc

Vss

A₁₅

A₈

AD₇

AD₀

High order Address bus

SOD 4

SID 5

TRAP

RESET 7.5

RESET 6.5

RESET 5.5

INTR

READY

HOLD

HLDA

INTA

RESET IN

REST OUT

CLK OUT

ALE

S₁

S₀

IO / M

RD

WR
Flag Registers

<table>
<thead>
<tr>
<th>D_7</th>
<th>D_6</th>
<th>D_5</th>
<th>D_4</th>
<th>D_3</th>
<th>D_2</th>
<th>D_1</th>
<th>D_0</th>
</tr>
</thead>
<tbody>
<tr>
<td>S</td>
<td>Z</td>
<td></td>
<td>AC</td>
<td></td>
<td>P</td>
<td></td>
<td>CY</td>
</tr>
</tbody>
</table>

General Purpose Registers

<table>
<thead>
<tr>
<th>INDIVIDUAL</th>
<th>B,</th>
<th>C,</th>
<th>D,</th>
<th>E,</th>
<th>H,</th>
<th>L</th>
</tr>
</thead>
<tbody>
<tr>
<td>COMBININATON</td>
<td>B &amp; C,</td>
<td>D &amp; E,</td>
<td>H &amp; L</td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>
Interrupts

- The processor has 5 interrupts. They are presented below in the order of their priority (from lowest to highest):
- \textbf{INTR} is maskable 8080A compatible interrupt. When the interrupt occurs the processor fetches from the bus one instruction, usually one of these instructions:
- One of the 8 RST instructions (\text{RST}_0 - \text{RST}_7). The processor saves current program counter into stack and branches to memory location \(N \times 8\) (where \(N\) is a 3-bit number from 0 to 7 supplied with the RST instruction).
Interrupts (cont..)

- **CALL** instruction (3 byte instruction). The processor calls the subroutine, address of which is specified in the second and third bytes of the instruction.
- **RST5.5** is a maskable interrupt. When this interrupt is received the processor saves the contents of the PC register into stack and branches to 2CH (hexadecimal) address.
- **RST6.5** is a maskable interrupt. When this interrupt is received the processor saves the contents of the PC register into stack and branches to 34H (hexadecimal) address.
Interrupts (cont..)

• **RST7.5** is a maskable interrupt. When this interrupt is received the processor saves the contents of the PC register into stack and branches to 3CH (hexadecimal) address.

• **TRAP** is a non-maskable interrupt. When this interrupt is received the processor saves the contents of the PC register into stack and branches to 24H (hexadecimal) address.

• All maskable interrupts can be enabled or disabled using EI and DI instructions. RST 5.5, RST6.5 and RST7.5 interrupts can be enabled or disabled individually using SIM instruction.
Reset Signals

• **RESET IN**: When this signal goes low, the program counter (PC) is set to Zero, μp is reset and resets the interrupt enable and HLDA flip-flops.
• The data and address buses and the control lines are 3-stated during RESET and because of asynchronous nature of RESET, the processor internal registers and flags may be altered by RESET with unpredictable results.
• RESET IN is a Schmitt-triggered input, allowing connection to an R-C network for power-on RESET delay.
• Upon power-up, RESET IN must remain low for at least 10 ms after minimum Vcc has been reached.
Reset Signals (cont..)

• For proper reset operation after the power-up duration, RESET IN should be kept low a minimum of three clock periods.

• The CPU is held in the reset condition as long as RESET IN is applied. Typical Power-on RESET RC values $R_1 = 75K\Omega$, $C_1 = 1\mu F$.

• **RESET OUT**: This signal indicates that μp is being reset. This signal can be used to reset other devices. The signal is synchronized to the processor clock and lasts an integral number of clock periods.
Serial communication Signal

- **SID - Serial Input Data Line**: The data on this line is loaded into accumulator bit 7 when ever a RIM instruction is executed.

- **SOD – Serial Output Data Line**: The SIM instruction loads the value of bit 7 of the accumulator into SOD latch if bit 6 (SOE) of the accumulator is 1.
DMA Signals (cont..)

- **HOLD**: Indicates that another master is requesting the use of the address and data buses. The CPU, upon receiving the hold request, will relinquish the use of the bus as soon as the completion of the current bus transfer.
- Internal processing can continue. The processor can regain the bus only after the HOLD is removed.
- When the HOLD is acknowledged, the Address, Data RD, WR and IO/M lines are 3-stated.
DMA Signals (cont..)

• **HLDA: Hold Acknowledge**: Indicates that the CPU has received the HOLD request and that it will relinquish the bus in the next clock cycle.

• HLDA goes low after the Hold request is removed. The CPU takes the bus one half clock cycle after HLDA goes low.
DMA Signals (cont..)

- **READY**: This signal Synchronizes the fast CPU and the slow memory, peripherals.
- If READY is high during a read or write cycle, it indicates that the memory or peripheral is ready to send or receive data.
- If READY is low, the CPU will wait an integral number of clock cycle for READY to go high before completing the read or write cycle.
- READY must conform to specified setup and hold times.
Registers

- **Accumulator** or A register is an 8-bit register used for arithmetic, logic, I/O and load/store operations.
- **Flag Register** has five 1-bit flags.
  - **Sign** - set if the most significant bit of the result is set.
  - **Zero** - set if the result is zero.
  - **Auxiliary carry** - set if there was a carry out from bit 3 to bit 4 of the result.
  - **Parity** - set if the parity (the number of set bits in the result) is even.
Registers (cont..)

• **Carry** - set if there was a carry during addition, or borrow during subtraction/comparison/rotation.

**General Registers:**

• 8-bit B and 8-bit C registers can be used as one 16-bit BC register pair. When used as a pair the C register contains low-order byte. Some instructions may use BC register as a data pointer.

• 8-bit D and 8-bit E registers can be used as one 16-bit DE register pair. When used as a pair the E register contains low-order byte. Some instructions may use DE register as a data pointer.
Registers (cont..)

- 8-bit H and 8-bit L registers can be used as one 16-bit HL register pair. When used as a pair the L register contains low-order byte. HL register usually contains a data pointer used to reference memory addresses. In the instructions M refers HL pair.
- **Stack pointer** is a 16 bit register, points to the top of the stack. This register is always decremented/incremented by 2 during push and pop instructions.
- **Program counter** is a 16-bit register, points to the next instruction to be executed.
Instruction Set

- 8085 instruction set consists of the following instructions:
- Data moving instructions.
- Arithmetic - add, subtract, increment and decrement.
- Logic - AND, OR, XOR and rotate.
- Control transfer - conditional, unconditional program branch, conditional, unconditional call subroutines, conditional, unconditional return from subroutine.
- Input/Output instructions.
- Other - setting/clearing flag bits, enabling/disabling interrupts, stack operations, etc.
Addressing modes

**Addressing modes:**

- **Register** - references the data in a register or in a register pair.
- **Register indirect** - instruction specifies register pair containing address, where the data is located.
- **Direct, Immediate** - 8 or 16-bit data.